Software APIs
dma_regs.h File Reference

Generated register defines for dma. More...

Go to the source code of this file.

Macros

#define DMA_PARAM_NUM_INT_CLEAR_SOURCES   11
 
#define DMA_PARAM_NUM_ALERTS   1
 
#define DMA_PARAM_REG_WIDTH   32
 
#define DMA_INTR_COMMON_DMA_DONE_BIT   0
 
#define DMA_INTR_COMMON_DMA_CHUNK_DONE_BIT   1
 
#define DMA_INTR_COMMON_DMA_ERROR_BIT   2
 
#define DMA_INTR_STATE_REG_OFFSET   0x0
 
#define DMA_INTR_STATE_REG_RESVAL   0x0u
 
#define DMA_INTR_STATE_DMA_DONE_BIT   0
 
#define DMA_INTR_STATE_DMA_CHUNK_DONE_BIT   1
 
#define DMA_INTR_STATE_DMA_ERROR_BIT   2
 
#define DMA_INTR_ENABLE_REG_OFFSET   0x4
 
#define DMA_INTR_ENABLE_REG_RESVAL   0x0u
 
#define DMA_INTR_ENABLE_DMA_DONE_BIT   0
 
#define DMA_INTR_ENABLE_DMA_CHUNK_DONE_BIT   1
 
#define DMA_INTR_ENABLE_DMA_ERROR_BIT   2
 
#define DMA_INTR_TEST_REG_OFFSET   0x8
 
#define DMA_INTR_TEST_REG_RESVAL   0x0u
 
#define DMA_INTR_TEST_DMA_DONE_BIT   0
 
#define DMA_INTR_TEST_DMA_CHUNK_DONE_BIT   1
 
#define DMA_INTR_TEST_DMA_ERROR_BIT   2
 
#define DMA_ALERT_TEST_REG_OFFSET   0xc
 
#define DMA_ALERT_TEST_REG_RESVAL   0x0u
 
#define DMA_ALERT_TEST_FATAL_FAULT_BIT   0
 
#define DMA_SRC_ADDR_LO_REG_OFFSET   0x10
 
#define DMA_SRC_ADDR_LO_REG_RESVAL   0x0u
 
#define DMA_SRC_ADDR_HI_REG_OFFSET   0x14
 
#define DMA_SRC_ADDR_HI_REG_RESVAL   0x0u
 
#define DMA_DST_ADDR_LO_REG_OFFSET   0x18
 
#define DMA_DST_ADDR_LO_REG_RESVAL   0x0u
 
#define DMA_DST_ADDR_HI_REG_OFFSET   0x1c
 
#define DMA_DST_ADDR_HI_REG_RESVAL   0x0u
 
#define DMA_ADDR_SPACE_ID_REG_OFFSET   0x20
 
#define DMA_ADDR_SPACE_ID_REG_RESVAL   0x77u
 
#define DMA_ADDR_SPACE_ID_SRC_ASID_MASK   0xfu
 
#define DMA_ADDR_SPACE_ID_SRC_ASID_OFFSET   0
 
#define DMA_ADDR_SPACE_ID_SRC_ASID_FIELD    ((bitfield_field32_t) { .mask = DMA_ADDR_SPACE_ID_SRC_ASID_MASK, .index = DMA_ADDR_SPACE_ID_SRC_ASID_OFFSET })
 
#define DMA_ADDR_SPACE_ID_SRC_ASID_VALUE_OT_ADDR   0x7
 
#define DMA_ADDR_SPACE_ID_SRC_ASID_VALUE_SOC_ADDR   0xa
 
#define DMA_ADDR_SPACE_ID_SRC_ASID_VALUE_SYS_ADDR_   0x9
 
#define DMA_ADDR_SPACE_ID_DST_ASID_MASK   0xfu
 
#define DMA_ADDR_SPACE_ID_DST_ASID_OFFSET   4
 
#define DMA_ADDR_SPACE_ID_DST_ASID_FIELD    ((bitfield_field32_t) { .mask = DMA_ADDR_SPACE_ID_DST_ASID_MASK, .index = DMA_ADDR_SPACE_ID_DST_ASID_OFFSET })
 
#define DMA_ADDR_SPACE_ID_DST_ASID_VALUE_OT_ADDR   0x7
 
#define DMA_ADDR_SPACE_ID_DST_ASID_VALUE_SOC_ADDR   0xa
 
#define DMA_ADDR_SPACE_ID_DST_ASID_VALUE_SYS_ADDR_   0x9
 
#define DMA_ENABLED_MEMORY_RANGE_BASE_REG_OFFSET   0x24
 
#define DMA_ENABLED_MEMORY_RANGE_BASE_REG_RESVAL   0x0u
 
#define DMA_ENABLED_MEMORY_RANGE_LIMIT_REG_OFFSET   0x28
 
#define DMA_ENABLED_MEMORY_RANGE_LIMIT_REG_RESVAL   0x0u
 
#define DMA_RANGE_VALID_REG_OFFSET   0x2c
 
#define DMA_RANGE_VALID_REG_RESVAL   0x0u
 
#define DMA_RANGE_VALID_RANGE_VALID_BIT   0
 
#define DMA_RANGE_REGWEN_REG_OFFSET   0x30
 
#define DMA_RANGE_REGWEN_REG_RESVAL   0x6u
 
#define DMA_RANGE_REGWEN_REGWEN_MASK   0xfu
 
#define DMA_RANGE_REGWEN_REGWEN_OFFSET   0
 
#define DMA_RANGE_REGWEN_REGWEN_FIELD    ((bitfield_field32_t) { .mask = DMA_RANGE_REGWEN_REGWEN_MASK, .index = DMA_RANGE_REGWEN_REGWEN_OFFSET })
 
#define DMA_CFG_REGWEN_REG_OFFSET   0x34
 
#define DMA_CFG_REGWEN_REG_RESVAL   0x6u
 
#define DMA_CFG_REGWEN_REGWEN_MASK   0xfu
 
#define DMA_CFG_REGWEN_REGWEN_OFFSET   0
 
#define DMA_CFG_REGWEN_REGWEN_FIELD    ((bitfield_field32_t) { .mask = DMA_CFG_REGWEN_REGWEN_MASK, .index = DMA_CFG_REGWEN_REGWEN_OFFSET })
 
#define DMA_TOTAL_DATA_SIZE_REG_OFFSET   0x38
 
#define DMA_TOTAL_DATA_SIZE_REG_RESVAL   0x0u
 
#define DMA_CHUNK_DATA_SIZE_REG_OFFSET   0x3c
 
#define DMA_CHUNK_DATA_SIZE_REG_RESVAL   0x0u
 
#define DMA_TRANSFER_WIDTH_REG_OFFSET   0x40
 
#define DMA_TRANSFER_WIDTH_REG_RESVAL   0x2u
 
#define DMA_TRANSFER_WIDTH_TRANSACTION_WIDTH_MASK   0x3u
 
#define DMA_TRANSFER_WIDTH_TRANSACTION_WIDTH_OFFSET   0
 
#define DMA_TRANSFER_WIDTH_TRANSACTION_WIDTH_FIELD    ((bitfield_field32_t) { .mask = DMA_TRANSFER_WIDTH_TRANSACTION_WIDTH_MASK, .index = DMA_TRANSFER_WIDTH_TRANSACTION_WIDTH_OFFSET })
 
#define DMA_TRANSFER_WIDTH_TRANSACTION_WIDTH_VALUE_ONE_BYTE   0x0
 
#define DMA_TRANSFER_WIDTH_TRANSACTION_WIDTH_VALUE_TWO_BYTE   0x1
 
#define DMA_TRANSFER_WIDTH_TRANSACTION_WIDTH_VALUE_FOUR_BYTE   0x2
 
#define DMA_CONTROL_REG_OFFSET   0x44
 
#define DMA_CONTROL_REG_RESVAL   0x0u
 
#define DMA_CONTROL_OPCODE_MASK   0xfu
 
#define DMA_CONTROL_OPCODE_OFFSET   0
 
#define DMA_CONTROL_OPCODE_FIELD    ((bitfield_field32_t) { .mask = DMA_CONTROL_OPCODE_MASK, .index = DMA_CONTROL_OPCODE_OFFSET })
 
#define DMA_CONTROL_OPCODE_VALUE_COPY   0x0
 
#define DMA_CONTROL_OPCODE_VALUE_SHA256   0x1
 
#define DMA_CONTROL_OPCODE_VALUE_SHA384   0x2
 
#define DMA_CONTROL_OPCODE_VALUE_SHA512   0x3
 
#define DMA_CONTROL_HARDWARE_HANDSHAKE_ENABLE_BIT   4
 
#define DMA_CONTROL_DIGEST_SWAP_BIT   5
 
#define DMA_CONTROL_INITIAL_TRANSFER_BIT   8
 
#define DMA_CONTROL_ABORT_BIT   27
 
#define DMA_CONTROL_GO_BIT   31
 
#define DMA_SRC_CONFIG_REG_OFFSET   0x48
 
#define DMA_SRC_CONFIG_REG_RESVAL   0x0u
 
#define DMA_SRC_CONFIG_INCREMENT_BIT   0
 
#define DMA_SRC_CONFIG_WRAP_BIT   1
 
#define DMA_DST_CONFIG_REG_OFFSET   0x4c
 
#define DMA_DST_CONFIG_REG_RESVAL   0x0u
 
#define DMA_DST_CONFIG_INCREMENT_BIT   0
 
#define DMA_DST_CONFIG_WRAP_BIT   1
 
#define DMA_STATUS_REG_OFFSET   0x50
 
#define DMA_STATUS_REG_RESVAL   0x0u
 
#define DMA_STATUS_BUSY_BIT   0
 
#define DMA_STATUS_DONE_BIT   1
 
#define DMA_STATUS_ABORTED_BIT   2
 
#define DMA_STATUS_ERROR_BIT   3
 
#define DMA_STATUS_SHA2_DIGEST_VALID_BIT   4
 
#define DMA_STATUS_CHUNK_DONE_BIT   5
 
#define DMA_ERROR_CODE_REG_OFFSET   0x54
 
#define DMA_ERROR_CODE_REG_RESVAL   0x0u
 
#define DMA_ERROR_CODE_SRC_ADDR_ERROR_BIT   0
 
#define DMA_ERROR_CODE_DST_ADDR_ERROR_BIT   1
 
#define DMA_ERROR_CODE_OPCODE_ERROR_BIT   2
 
#define DMA_ERROR_CODE_SIZE_ERROR_BIT   3
 
#define DMA_ERROR_CODE_BUS_ERROR_BIT   4
 
#define DMA_ERROR_CODE_BASE_LIMIT_ERROR_BIT   5
 
#define DMA_ERROR_CODE_RANGE_VALID_ERROR_BIT   6
 
#define DMA_ERROR_CODE_ASID_ERROR_BIT   7
 
#define DMA_SHA2_DIGEST_DATA_FIELD_WIDTH   32
 
#define DMA_SHA2_DIGEST_MULTIREG_COUNT   16
 
#define DMA_SHA2_DIGEST_0_REG_OFFSET   0x58
 
#define DMA_SHA2_DIGEST_0_REG_RESVAL   0x0u
 
#define DMA_SHA2_DIGEST_1_REG_OFFSET   0x5c
 
#define DMA_SHA2_DIGEST_1_REG_RESVAL   0x0u
 
#define DMA_SHA2_DIGEST_2_REG_OFFSET   0x60
 
#define DMA_SHA2_DIGEST_2_REG_RESVAL   0x0u
 
#define DMA_SHA2_DIGEST_3_REG_OFFSET   0x64
 
#define DMA_SHA2_DIGEST_3_REG_RESVAL   0x0u
 
#define DMA_SHA2_DIGEST_4_REG_OFFSET   0x68
 
#define DMA_SHA2_DIGEST_4_REG_RESVAL   0x0u
 
#define DMA_SHA2_DIGEST_5_REG_OFFSET   0x6c
 
#define DMA_SHA2_DIGEST_5_REG_RESVAL   0x0u
 
#define DMA_SHA2_DIGEST_6_REG_OFFSET   0x70
 
#define DMA_SHA2_DIGEST_6_REG_RESVAL   0x0u
 
#define DMA_SHA2_DIGEST_7_REG_OFFSET   0x74
 
#define DMA_SHA2_DIGEST_7_REG_RESVAL   0x0u
 
#define DMA_SHA2_DIGEST_8_REG_OFFSET   0x78
 
#define DMA_SHA2_DIGEST_8_REG_RESVAL   0x0u
 
#define DMA_SHA2_DIGEST_9_REG_OFFSET   0x7c
 
#define DMA_SHA2_DIGEST_9_REG_RESVAL   0x0u
 
#define DMA_SHA2_DIGEST_10_REG_OFFSET   0x80
 
#define DMA_SHA2_DIGEST_10_REG_RESVAL   0x0u
 
#define DMA_SHA2_DIGEST_11_REG_OFFSET   0x84
 
#define DMA_SHA2_DIGEST_11_REG_RESVAL   0x0u
 
#define DMA_SHA2_DIGEST_12_REG_OFFSET   0x88
 
#define DMA_SHA2_DIGEST_12_REG_RESVAL   0x0u
 
#define DMA_SHA2_DIGEST_13_REG_OFFSET   0x8c
 
#define DMA_SHA2_DIGEST_13_REG_RESVAL   0x0u
 
#define DMA_SHA2_DIGEST_14_REG_OFFSET   0x90
 
#define DMA_SHA2_DIGEST_14_REG_RESVAL   0x0u
 
#define DMA_SHA2_DIGEST_15_REG_OFFSET   0x94
 
#define DMA_SHA2_DIGEST_15_REG_RESVAL   0x0u
 
#define DMA_HANDSHAKE_INTR_ENABLE_REG_OFFSET   0x98
 
#define DMA_HANDSHAKE_INTR_ENABLE_REG_RESVAL   0x7ffu
 
#define DMA_HANDSHAKE_INTR_ENABLE_MASK_MASK   0x7ffu
 
#define DMA_HANDSHAKE_INTR_ENABLE_MASK_OFFSET   0
 
#define DMA_HANDSHAKE_INTR_ENABLE_MASK_FIELD    ((bitfield_field32_t) { .mask = DMA_HANDSHAKE_INTR_ENABLE_MASK_MASK, .index = DMA_HANDSHAKE_INTR_ENABLE_MASK_OFFSET })
 
#define DMA_CLEAR_INTR_SRC_REG_OFFSET   0x9c
 
#define DMA_CLEAR_INTR_SRC_REG_RESVAL   0x0u
 
#define DMA_CLEAR_INTR_SRC_SOURCE_MASK   0x7ffu
 
#define DMA_CLEAR_INTR_SRC_SOURCE_OFFSET   0
 
#define DMA_CLEAR_INTR_SRC_SOURCE_FIELD    ((bitfield_field32_t) { .mask = DMA_CLEAR_INTR_SRC_SOURCE_MASK, .index = DMA_CLEAR_INTR_SRC_SOURCE_OFFSET })
 
#define DMA_CLEAR_INTR_BUS_REG_OFFSET   0xa0
 
#define DMA_CLEAR_INTR_BUS_REG_RESVAL   0x0u
 
#define DMA_CLEAR_INTR_BUS_BUS_MASK   0x7ffu
 
#define DMA_CLEAR_INTR_BUS_BUS_OFFSET   0
 
#define DMA_CLEAR_INTR_BUS_BUS_FIELD    ((bitfield_field32_t) { .mask = DMA_CLEAR_INTR_BUS_BUS_MASK, .index = DMA_CLEAR_INTR_BUS_BUS_OFFSET })
 
#define DMA_INTR_SRC_ADDR_ADDR_FIELD_WIDTH   32
 
#define DMA_INTR_SRC_ADDR_MULTIREG_COUNT   11
 
#define DMA_INTR_SRC_ADDR_0_REG_OFFSET   0xa4
 
#define DMA_INTR_SRC_ADDR_0_REG_RESVAL   0x0u
 
#define DMA_INTR_SRC_ADDR_1_REG_OFFSET   0xa8
 
#define DMA_INTR_SRC_ADDR_1_REG_RESVAL   0x0u
 
#define DMA_INTR_SRC_ADDR_2_REG_OFFSET   0xac
 
#define DMA_INTR_SRC_ADDR_2_REG_RESVAL   0x0u
 
#define DMA_INTR_SRC_ADDR_3_REG_OFFSET   0xb0
 
#define DMA_INTR_SRC_ADDR_3_REG_RESVAL   0x0u
 
#define DMA_INTR_SRC_ADDR_4_REG_OFFSET   0xb4
 
#define DMA_INTR_SRC_ADDR_4_REG_RESVAL   0x0u
 
#define DMA_INTR_SRC_ADDR_5_REG_OFFSET   0xb8
 
#define DMA_INTR_SRC_ADDR_5_REG_RESVAL   0x0u
 
#define DMA_INTR_SRC_ADDR_6_REG_OFFSET   0xbc
 
#define DMA_INTR_SRC_ADDR_6_REG_RESVAL   0x0u
 
#define DMA_INTR_SRC_ADDR_7_REG_OFFSET   0xc0
 
#define DMA_INTR_SRC_ADDR_7_REG_RESVAL   0x0u
 
#define DMA_INTR_SRC_ADDR_8_REG_OFFSET   0xc4
 
#define DMA_INTR_SRC_ADDR_8_REG_RESVAL   0x0u
 
#define DMA_INTR_SRC_ADDR_9_REG_OFFSET   0xc8
 
#define DMA_INTR_SRC_ADDR_9_REG_RESVAL   0x0u
 
#define DMA_INTR_SRC_ADDR_10_REG_OFFSET   0xcc
 
#define DMA_INTR_SRC_ADDR_10_REG_RESVAL   0x0u
 
#define DMA_INTR_SRC_WR_VAL_WR_VAL_FIELD_WIDTH   32
 
#define DMA_INTR_SRC_WR_VAL_MULTIREG_COUNT   11
 
#define DMA_INTR_SRC_WR_VAL_0_REG_OFFSET   0x124
 
#define DMA_INTR_SRC_WR_VAL_0_REG_RESVAL   0x0u
 
#define DMA_INTR_SRC_WR_VAL_1_REG_OFFSET   0x128
 
#define DMA_INTR_SRC_WR_VAL_1_REG_RESVAL   0x0u
 
#define DMA_INTR_SRC_WR_VAL_2_REG_OFFSET   0x12c
 
#define DMA_INTR_SRC_WR_VAL_2_REG_RESVAL   0x0u
 
#define DMA_INTR_SRC_WR_VAL_3_REG_OFFSET   0x130
 
#define DMA_INTR_SRC_WR_VAL_3_REG_RESVAL   0x0u
 
#define DMA_INTR_SRC_WR_VAL_4_REG_OFFSET   0x134
 
#define DMA_INTR_SRC_WR_VAL_4_REG_RESVAL   0x0u
 
#define DMA_INTR_SRC_WR_VAL_5_REG_OFFSET   0x138
 
#define DMA_INTR_SRC_WR_VAL_5_REG_RESVAL   0x0u
 
#define DMA_INTR_SRC_WR_VAL_6_REG_OFFSET   0x13c
 
#define DMA_INTR_SRC_WR_VAL_6_REG_RESVAL   0x0u
 
#define DMA_INTR_SRC_WR_VAL_7_REG_OFFSET   0x140
 
#define DMA_INTR_SRC_WR_VAL_7_REG_RESVAL   0x0u
 
#define DMA_INTR_SRC_WR_VAL_8_REG_OFFSET   0x144
 
#define DMA_INTR_SRC_WR_VAL_8_REG_RESVAL   0x0u
 
#define DMA_INTR_SRC_WR_VAL_9_REG_OFFSET   0x148
 
#define DMA_INTR_SRC_WR_VAL_9_REG_RESVAL   0x0u
 
#define DMA_INTR_SRC_WR_VAL_10_REG_OFFSET   0x14c
 
#define DMA_INTR_SRC_WR_VAL_10_REG_RESVAL   0x0u
 

Detailed Description

Generated register defines for dma.

Definition in file dma_regs.h.

Macro Definition Documentation

◆ DMA_ADDR_SPACE_ID_DST_ASID_FIELD

#define DMA_ADDR_SPACE_ID_DST_ASID_FIELD    ((bitfield_field32_t) { .mask = DMA_ADDR_SPACE_ID_DST_ASID_MASK, .index = DMA_ADDR_SPACE_ID_DST_ASID_OFFSET })

Definition at line 91 of file dma_regs.h.

◆ DMA_ADDR_SPACE_ID_DST_ASID_MASK

#define DMA_ADDR_SPACE_ID_DST_ASID_MASK   0xfu

Definition at line 89 of file dma_regs.h.

◆ DMA_ADDR_SPACE_ID_DST_ASID_OFFSET

#define DMA_ADDR_SPACE_ID_DST_ASID_OFFSET   4

Definition at line 90 of file dma_regs.h.

◆ DMA_ADDR_SPACE_ID_DST_ASID_VALUE_OT_ADDR

#define DMA_ADDR_SPACE_ID_DST_ASID_VALUE_OT_ADDR   0x7

Definition at line 93 of file dma_regs.h.

◆ DMA_ADDR_SPACE_ID_DST_ASID_VALUE_SOC_ADDR

#define DMA_ADDR_SPACE_ID_DST_ASID_VALUE_SOC_ADDR   0xa

Definition at line 94 of file dma_regs.h.

◆ DMA_ADDR_SPACE_ID_DST_ASID_VALUE_SYS_ADDR_

#define DMA_ADDR_SPACE_ID_DST_ASID_VALUE_SYS_ADDR_   0x9

Definition at line 95 of file dma_regs.h.

◆ DMA_ADDR_SPACE_ID_REG_OFFSET

#define DMA_ADDR_SPACE_ID_REG_OFFSET   0x20

Definition at line 80 of file dma_regs.h.

◆ DMA_ADDR_SPACE_ID_REG_RESVAL

#define DMA_ADDR_SPACE_ID_REG_RESVAL   0x77u

Definition at line 81 of file dma_regs.h.

◆ DMA_ADDR_SPACE_ID_SRC_ASID_FIELD

#define DMA_ADDR_SPACE_ID_SRC_ASID_FIELD    ((bitfield_field32_t) { .mask = DMA_ADDR_SPACE_ID_SRC_ASID_MASK, .index = DMA_ADDR_SPACE_ID_SRC_ASID_OFFSET })

Definition at line 84 of file dma_regs.h.

◆ DMA_ADDR_SPACE_ID_SRC_ASID_MASK

#define DMA_ADDR_SPACE_ID_SRC_ASID_MASK   0xfu

Definition at line 82 of file dma_regs.h.

◆ DMA_ADDR_SPACE_ID_SRC_ASID_OFFSET

#define DMA_ADDR_SPACE_ID_SRC_ASID_OFFSET   0

Definition at line 83 of file dma_regs.h.

◆ DMA_ADDR_SPACE_ID_SRC_ASID_VALUE_OT_ADDR

#define DMA_ADDR_SPACE_ID_SRC_ASID_VALUE_OT_ADDR   0x7

Definition at line 86 of file dma_regs.h.

◆ DMA_ADDR_SPACE_ID_SRC_ASID_VALUE_SOC_ADDR

#define DMA_ADDR_SPACE_ID_SRC_ASID_VALUE_SOC_ADDR   0xa

Definition at line 87 of file dma_regs.h.

◆ DMA_ADDR_SPACE_ID_SRC_ASID_VALUE_SYS_ADDR_

#define DMA_ADDR_SPACE_ID_SRC_ASID_VALUE_SYS_ADDR_   0x9

Definition at line 88 of file dma_regs.h.

◆ DMA_ALERT_TEST_FATAL_FAULT_BIT

#define DMA_ALERT_TEST_FATAL_FAULT_BIT   0

Definition at line 57 of file dma_regs.h.

◆ DMA_ALERT_TEST_REG_OFFSET

#define DMA_ALERT_TEST_REG_OFFSET   0xc

Definition at line 55 of file dma_regs.h.

◆ DMA_ALERT_TEST_REG_RESVAL

#define DMA_ALERT_TEST_REG_RESVAL   0x0u

Definition at line 56 of file dma_regs.h.

◆ DMA_CFG_REGWEN_REG_OFFSET

#define DMA_CFG_REGWEN_REG_OFFSET   0x34

Definition at line 124 of file dma_regs.h.

◆ DMA_CFG_REGWEN_REG_RESVAL

#define DMA_CFG_REGWEN_REG_RESVAL   0x6u

Definition at line 125 of file dma_regs.h.

◆ DMA_CFG_REGWEN_REGWEN_FIELD

#define DMA_CFG_REGWEN_REGWEN_FIELD    ((bitfield_field32_t) { .mask = DMA_CFG_REGWEN_REGWEN_MASK, .index = DMA_CFG_REGWEN_REGWEN_OFFSET })

Definition at line 128 of file dma_regs.h.

◆ DMA_CFG_REGWEN_REGWEN_MASK

#define DMA_CFG_REGWEN_REGWEN_MASK   0xfu

Definition at line 126 of file dma_regs.h.

◆ DMA_CFG_REGWEN_REGWEN_OFFSET

#define DMA_CFG_REGWEN_REGWEN_OFFSET   0

Definition at line 127 of file dma_regs.h.

◆ DMA_CHUNK_DATA_SIZE_REG_OFFSET

#define DMA_CHUNK_DATA_SIZE_REG_OFFSET   0x3c

Definition at line 137 of file dma_regs.h.

◆ DMA_CHUNK_DATA_SIZE_REG_RESVAL

#define DMA_CHUNK_DATA_SIZE_REG_RESVAL   0x0u

Definition at line 138 of file dma_regs.h.

◆ DMA_CLEAR_INTR_BUS_BUS_FIELD

#define DMA_CLEAR_INTR_BUS_BUS_FIELD    ((bitfield_field32_t) { .mask = DMA_CLEAR_INTR_BUS_BUS_MASK, .index = DMA_CLEAR_INTR_BUS_BUS_OFFSET })

Definition at line 291 of file dma_regs.h.

◆ DMA_CLEAR_INTR_BUS_BUS_MASK

#define DMA_CLEAR_INTR_BUS_BUS_MASK   0x7ffu

Definition at line 289 of file dma_regs.h.

◆ DMA_CLEAR_INTR_BUS_BUS_OFFSET

#define DMA_CLEAR_INTR_BUS_BUS_OFFSET   0

Definition at line 290 of file dma_regs.h.

◆ DMA_CLEAR_INTR_BUS_REG_OFFSET

#define DMA_CLEAR_INTR_BUS_REG_OFFSET   0xa0

Definition at line 287 of file dma_regs.h.

◆ DMA_CLEAR_INTR_BUS_REG_RESVAL

#define DMA_CLEAR_INTR_BUS_REG_RESVAL   0x0u

Definition at line 288 of file dma_regs.h.

◆ DMA_CLEAR_INTR_SRC_REG_OFFSET

#define DMA_CLEAR_INTR_SRC_REG_OFFSET   0x9c

Definition at line 279 of file dma_regs.h.

◆ DMA_CLEAR_INTR_SRC_REG_RESVAL

#define DMA_CLEAR_INTR_SRC_REG_RESVAL   0x0u

Definition at line 280 of file dma_regs.h.

◆ DMA_CLEAR_INTR_SRC_SOURCE_FIELD

#define DMA_CLEAR_INTR_SRC_SOURCE_FIELD    ((bitfield_field32_t) { .mask = DMA_CLEAR_INTR_SRC_SOURCE_MASK, .index = DMA_CLEAR_INTR_SRC_SOURCE_OFFSET })

Definition at line 283 of file dma_regs.h.

◆ DMA_CLEAR_INTR_SRC_SOURCE_MASK

#define DMA_CLEAR_INTR_SRC_SOURCE_MASK   0x7ffu

Definition at line 281 of file dma_regs.h.

◆ DMA_CLEAR_INTR_SRC_SOURCE_OFFSET

#define DMA_CLEAR_INTR_SRC_SOURCE_OFFSET   0

Definition at line 282 of file dma_regs.h.

◆ DMA_CONTROL_ABORT_BIT

#define DMA_CONTROL_ABORT_BIT   27

Definition at line 165 of file dma_regs.h.

◆ DMA_CONTROL_DIGEST_SWAP_BIT

#define DMA_CONTROL_DIGEST_SWAP_BIT   5

Definition at line 163 of file dma_regs.h.

◆ DMA_CONTROL_GO_BIT

#define DMA_CONTROL_GO_BIT   31

Definition at line 166 of file dma_regs.h.

◆ DMA_CONTROL_HARDWARE_HANDSHAKE_ENABLE_BIT

#define DMA_CONTROL_HARDWARE_HANDSHAKE_ENABLE_BIT   4

Definition at line 162 of file dma_regs.h.

◆ DMA_CONTROL_INITIAL_TRANSFER_BIT

#define DMA_CONTROL_INITIAL_TRANSFER_BIT   8

Definition at line 164 of file dma_regs.h.

◆ DMA_CONTROL_OPCODE_FIELD

#define DMA_CONTROL_OPCODE_FIELD    ((bitfield_field32_t) { .mask = DMA_CONTROL_OPCODE_MASK, .index = DMA_CONTROL_OPCODE_OFFSET })

Definition at line 156 of file dma_regs.h.

◆ DMA_CONTROL_OPCODE_MASK

#define DMA_CONTROL_OPCODE_MASK   0xfu

Definition at line 154 of file dma_regs.h.

◆ DMA_CONTROL_OPCODE_OFFSET

#define DMA_CONTROL_OPCODE_OFFSET   0

Definition at line 155 of file dma_regs.h.

◆ DMA_CONTROL_OPCODE_VALUE_COPY

#define DMA_CONTROL_OPCODE_VALUE_COPY   0x0

Definition at line 158 of file dma_regs.h.

◆ DMA_CONTROL_OPCODE_VALUE_SHA256

#define DMA_CONTROL_OPCODE_VALUE_SHA256   0x1

Definition at line 159 of file dma_regs.h.

◆ DMA_CONTROL_OPCODE_VALUE_SHA384

#define DMA_CONTROL_OPCODE_VALUE_SHA384   0x2

Definition at line 160 of file dma_regs.h.

◆ DMA_CONTROL_OPCODE_VALUE_SHA512

#define DMA_CONTROL_OPCODE_VALUE_SHA512   0x3

Definition at line 161 of file dma_regs.h.

◆ DMA_CONTROL_REG_OFFSET

#define DMA_CONTROL_REG_OFFSET   0x44

Definition at line 152 of file dma_regs.h.

◆ DMA_CONTROL_REG_RESVAL

#define DMA_CONTROL_REG_RESVAL   0x0u

Definition at line 153 of file dma_regs.h.

◆ DMA_DST_ADDR_HI_REG_OFFSET

#define DMA_DST_ADDR_HI_REG_OFFSET   0x1c

Definition at line 76 of file dma_regs.h.

◆ DMA_DST_ADDR_HI_REG_RESVAL

#define DMA_DST_ADDR_HI_REG_RESVAL   0x0u

Definition at line 77 of file dma_regs.h.

◆ DMA_DST_ADDR_LO_REG_OFFSET

#define DMA_DST_ADDR_LO_REG_OFFSET   0x18

Definition at line 72 of file dma_regs.h.

◆ DMA_DST_ADDR_LO_REG_RESVAL

#define DMA_DST_ADDR_LO_REG_RESVAL   0x0u

Definition at line 73 of file dma_regs.h.

◆ DMA_DST_CONFIG_INCREMENT_BIT

#define DMA_DST_CONFIG_INCREMENT_BIT   0

Definition at line 177 of file dma_regs.h.

◆ DMA_DST_CONFIG_REG_OFFSET

#define DMA_DST_CONFIG_REG_OFFSET   0x4c

Definition at line 175 of file dma_regs.h.

◆ DMA_DST_CONFIG_REG_RESVAL

#define DMA_DST_CONFIG_REG_RESVAL   0x0u

Definition at line 176 of file dma_regs.h.

◆ DMA_DST_CONFIG_WRAP_BIT

#define DMA_DST_CONFIG_WRAP_BIT   1

Definition at line 178 of file dma_regs.h.

◆ DMA_ENABLED_MEMORY_RANGE_BASE_REG_OFFSET

#define DMA_ENABLED_MEMORY_RANGE_BASE_REG_OFFSET   0x24

Definition at line 99 of file dma_regs.h.

◆ DMA_ENABLED_MEMORY_RANGE_BASE_REG_RESVAL

#define DMA_ENABLED_MEMORY_RANGE_BASE_REG_RESVAL   0x0u

Definition at line 100 of file dma_regs.h.

◆ DMA_ENABLED_MEMORY_RANGE_LIMIT_REG_OFFSET

#define DMA_ENABLED_MEMORY_RANGE_LIMIT_REG_OFFSET   0x28

Definition at line 104 of file dma_regs.h.

◆ DMA_ENABLED_MEMORY_RANGE_LIMIT_REG_RESVAL

#define DMA_ENABLED_MEMORY_RANGE_LIMIT_REG_RESVAL   0x0u

Definition at line 105 of file dma_regs.h.

◆ DMA_ERROR_CODE_ASID_ERROR_BIT

#define DMA_ERROR_CODE_ASID_ERROR_BIT   7

Definition at line 200 of file dma_regs.h.

◆ DMA_ERROR_CODE_BASE_LIMIT_ERROR_BIT

#define DMA_ERROR_CODE_BASE_LIMIT_ERROR_BIT   5

Definition at line 198 of file dma_regs.h.

◆ DMA_ERROR_CODE_BUS_ERROR_BIT

#define DMA_ERROR_CODE_BUS_ERROR_BIT   4

Definition at line 197 of file dma_regs.h.

◆ DMA_ERROR_CODE_DST_ADDR_ERROR_BIT

#define DMA_ERROR_CODE_DST_ADDR_ERROR_BIT   1

Definition at line 194 of file dma_regs.h.

◆ DMA_ERROR_CODE_OPCODE_ERROR_BIT

#define DMA_ERROR_CODE_OPCODE_ERROR_BIT   2

Definition at line 195 of file dma_regs.h.

◆ DMA_ERROR_CODE_RANGE_VALID_ERROR_BIT

#define DMA_ERROR_CODE_RANGE_VALID_ERROR_BIT   6

Definition at line 199 of file dma_regs.h.

◆ DMA_ERROR_CODE_REG_OFFSET

#define DMA_ERROR_CODE_REG_OFFSET   0x54

Definition at line 191 of file dma_regs.h.

◆ DMA_ERROR_CODE_REG_RESVAL

#define DMA_ERROR_CODE_REG_RESVAL   0x0u

Definition at line 192 of file dma_regs.h.

◆ DMA_ERROR_CODE_SIZE_ERROR_BIT

#define DMA_ERROR_CODE_SIZE_ERROR_BIT   3

Definition at line 196 of file dma_regs.h.

◆ DMA_ERROR_CODE_SRC_ADDR_ERROR_BIT

#define DMA_ERROR_CODE_SRC_ADDR_ERROR_BIT   0

Definition at line 193 of file dma_regs.h.

◆ DMA_HANDSHAKE_INTR_ENABLE_MASK_FIELD

#define DMA_HANDSHAKE_INTR_ENABLE_MASK_FIELD    ((bitfield_field32_t) { .mask = DMA_HANDSHAKE_INTR_ENABLE_MASK_MASK, .index = DMA_HANDSHAKE_INTR_ENABLE_MASK_OFFSET })

Definition at line 275 of file dma_regs.h.

◆ DMA_HANDSHAKE_INTR_ENABLE_MASK_MASK

#define DMA_HANDSHAKE_INTR_ENABLE_MASK_MASK   0x7ffu

Definition at line 273 of file dma_regs.h.

◆ DMA_HANDSHAKE_INTR_ENABLE_MASK_OFFSET

#define DMA_HANDSHAKE_INTR_ENABLE_MASK_OFFSET   0

Definition at line 274 of file dma_regs.h.

◆ DMA_HANDSHAKE_INTR_ENABLE_REG_OFFSET

#define DMA_HANDSHAKE_INTR_ENABLE_REG_OFFSET   0x98

Definition at line 271 of file dma_regs.h.

◆ DMA_HANDSHAKE_INTR_ENABLE_REG_RESVAL

#define DMA_HANDSHAKE_INTR_ENABLE_REG_RESVAL   0x7ffu

Definition at line 272 of file dma_regs.h.

◆ DMA_INTR_COMMON_DMA_CHUNK_DONE_BIT

#define DMA_INTR_COMMON_DMA_CHUNK_DONE_BIT   1

Definition at line 30 of file dma_regs.h.

◆ DMA_INTR_COMMON_DMA_DONE_BIT

#define DMA_INTR_COMMON_DMA_DONE_BIT   0

Definition at line 29 of file dma_regs.h.

◆ DMA_INTR_COMMON_DMA_ERROR_BIT

#define DMA_INTR_COMMON_DMA_ERROR_BIT   2

Definition at line 31 of file dma_regs.h.

◆ DMA_INTR_ENABLE_DMA_CHUNK_DONE_BIT

#define DMA_INTR_ENABLE_DMA_CHUNK_DONE_BIT   1

Definition at line 44 of file dma_regs.h.

◆ DMA_INTR_ENABLE_DMA_DONE_BIT

#define DMA_INTR_ENABLE_DMA_DONE_BIT   0

Definition at line 43 of file dma_regs.h.

◆ DMA_INTR_ENABLE_DMA_ERROR_BIT

#define DMA_INTR_ENABLE_DMA_ERROR_BIT   2

Definition at line 45 of file dma_regs.h.

◆ DMA_INTR_ENABLE_REG_OFFSET

#define DMA_INTR_ENABLE_REG_OFFSET   0x4

Definition at line 41 of file dma_regs.h.

◆ DMA_INTR_ENABLE_REG_RESVAL

#define DMA_INTR_ENABLE_REG_RESVAL   0x0u

Definition at line 42 of file dma_regs.h.

◆ DMA_INTR_SRC_ADDR_0_REG_OFFSET

#define DMA_INTR_SRC_ADDR_0_REG_OFFSET   0xa4

Definition at line 300 of file dma_regs.h.

◆ DMA_INTR_SRC_ADDR_0_REG_RESVAL

#define DMA_INTR_SRC_ADDR_0_REG_RESVAL   0x0u

Definition at line 301 of file dma_regs.h.

◆ DMA_INTR_SRC_ADDR_10_REG_OFFSET

#define DMA_INTR_SRC_ADDR_10_REG_OFFSET   0xcc

Definition at line 340 of file dma_regs.h.

◆ DMA_INTR_SRC_ADDR_10_REG_RESVAL

#define DMA_INTR_SRC_ADDR_10_REG_RESVAL   0x0u

Definition at line 341 of file dma_regs.h.

◆ DMA_INTR_SRC_ADDR_1_REG_OFFSET

#define DMA_INTR_SRC_ADDR_1_REG_OFFSET   0xa8

Definition at line 304 of file dma_regs.h.

◆ DMA_INTR_SRC_ADDR_1_REG_RESVAL

#define DMA_INTR_SRC_ADDR_1_REG_RESVAL   0x0u

Definition at line 305 of file dma_regs.h.

◆ DMA_INTR_SRC_ADDR_2_REG_OFFSET

#define DMA_INTR_SRC_ADDR_2_REG_OFFSET   0xac

Definition at line 308 of file dma_regs.h.

◆ DMA_INTR_SRC_ADDR_2_REG_RESVAL

#define DMA_INTR_SRC_ADDR_2_REG_RESVAL   0x0u

Definition at line 309 of file dma_regs.h.

◆ DMA_INTR_SRC_ADDR_3_REG_OFFSET

#define DMA_INTR_SRC_ADDR_3_REG_OFFSET   0xb0

Definition at line 312 of file dma_regs.h.

◆ DMA_INTR_SRC_ADDR_3_REG_RESVAL

#define DMA_INTR_SRC_ADDR_3_REG_RESVAL   0x0u

Definition at line 313 of file dma_regs.h.

◆ DMA_INTR_SRC_ADDR_4_REG_OFFSET

#define DMA_INTR_SRC_ADDR_4_REG_OFFSET   0xb4

Definition at line 316 of file dma_regs.h.

◆ DMA_INTR_SRC_ADDR_4_REG_RESVAL

#define DMA_INTR_SRC_ADDR_4_REG_RESVAL   0x0u

Definition at line 317 of file dma_regs.h.

◆ DMA_INTR_SRC_ADDR_5_REG_OFFSET

#define DMA_INTR_SRC_ADDR_5_REG_OFFSET   0xb8

Definition at line 320 of file dma_regs.h.

◆ DMA_INTR_SRC_ADDR_5_REG_RESVAL

#define DMA_INTR_SRC_ADDR_5_REG_RESVAL   0x0u

Definition at line 321 of file dma_regs.h.

◆ DMA_INTR_SRC_ADDR_6_REG_OFFSET

#define DMA_INTR_SRC_ADDR_6_REG_OFFSET   0xbc

Definition at line 324 of file dma_regs.h.

◆ DMA_INTR_SRC_ADDR_6_REG_RESVAL

#define DMA_INTR_SRC_ADDR_6_REG_RESVAL   0x0u

Definition at line 325 of file dma_regs.h.

◆ DMA_INTR_SRC_ADDR_7_REG_OFFSET

#define DMA_INTR_SRC_ADDR_7_REG_OFFSET   0xc0

Definition at line 328 of file dma_regs.h.

◆ DMA_INTR_SRC_ADDR_7_REG_RESVAL

#define DMA_INTR_SRC_ADDR_7_REG_RESVAL   0x0u

Definition at line 329 of file dma_regs.h.

◆ DMA_INTR_SRC_ADDR_8_REG_OFFSET

#define DMA_INTR_SRC_ADDR_8_REG_OFFSET   0xc4

Definition at line 332 of file dma_regs.h.

◆ DMA_INTR_SRC_ADDR_8_REG_RESVAL

#define DMA_INTR_SRC_ADDR_8_REG_RESVAL   0x0u

Definition at line 333 of file dma_regs.h.

◆ DMA_INTR_SRC_ADDR_9_REG_OFFSET

#define DMA_INTR_SRC_ADDR_9_REG_OFFSET   0xc8

Definition at line 336 of file dma_regs.h.

◆ DMA_INTR_SRC_ADDR_9_REG_RESVAL

#define DMA_INTR_SRC_ADDR_9_REG_RESVAL   0x0u

Definition at line 337 of file dma_regs.h.

◆ DMA_INTR_SRC_ADDR_ADDR_FIELD_WIDTH

#define DMA_INTR_SRC_ADDR_ADDR_FIELD_WIDTH   32

Definition at line 296 of file dma_regs.h.

◆ DMA_INTR_SRC_ADDR_MULTIREG_COUNT

#define DMA_INTR_SRC_ADDR_MULTIREG_COUNT   11

Definition at line 297 of file dma_regs.h.

◆ DMA_INTR_SRC_WR_VAL_0_REG_OFFSET

#define DMA_INTR_SRC_WR_VAL_0_REG_OFFSET   0x124

Definition at line 348 of file dma_regs.h.

◆ DMA_INTR_SRC_WR_VAL_0_REG_RESVAL

#define DMA_INTR_SRC_WR_VAL_0_REG_RESVAL   0x0u

Definition at line 349 of file dma_regs.h.

◆ DMA_INTR_SRC_WR_VAL_10_REG_OFFSET

#define DMA_INTR_SRC_WR_VAL_10_REG_OFFSET   0x14c

Definition at line 388 of file dma_regs.h.

◆ DMA_INTR_SRC_WR_VAL_10_REG_RESVAL

#define DMA_INTR_SRC_WR_VAL_10_REG_RESVAL   0x0u

Definition at line 389 of file dma_regs.h.

◆ DMA_INTR_SRC_WR_VAL_1_REG_OFFSET

#define DMA_INTR_SRC_WR_VAL_1_REG_OFFSET   0x128

Definition at line 352 of file dma_regs.h.

◆ DMA_INTR_SRC_WR_VAL_1_REG_RESVAL

#define DMA_INTR_SRC_WR_VAL_1_REG_RESVAL   0x0u

Definition at line 353 of file dma_regs.h.

◆ DMA_INTR_SRC_WR_VAL_2_REG_OFFSET

#define DMA_INTR_SRC_WR_VAL_2_REG_OFFSET   0x12c

Definition at line 356 of file dma_regs.h.

◆ DMA_INTR_SRC_WR_VAL_2_REG_RESVAL

#define DMA_INTR_SRC_WR_VAL_2_REG_RESVAL   0x0u

Definition at line 357 of file dma_regs.h.

◆ DMA_INTR_SRC_WR_VAL_3_REG_OFFSET

#define DMA_INTR_SRC_WR_VAL_3_REG_OFFSET   0x130

Definition at line 360 of file dma_regs.h.

◆ DMA_INTR_SRC_WR_VAL_3_REG_RESVAL

#define DMA_INTR_SRC_WR_VAL_3_REG_RESVAL   0x0u

Definition at line 361 of file dma_regs.h.

◆ DMA_INTR_SRC_WR_VAL_4_REG_OFFSET

#define DMA_INTR_SRC_WR_VAL_4_REG_OFFSET   0x134

Definition at line 364 of file dma_regs.h.

◆ DMA_INTR_SRC_WR_VAL_4_REG_RESVAL

#define DMA_INTR_SRC_WR_VAL_4_REG_RESVAL   0x0u

Definition at line 365 of file dma_regs.h.

◆ DMA_INTR_SRC_WR_VAL_5_REG_OFFSET

#define DMA_INTR_SRC_WR_VAL_5_REG_OFFSET   0x138

Definition at line 368 of file dma_regs.h.

◆ DMA_INTR_SRC_WR_VAL_5_REG_RESVAL

#define DMA_INTR_SRC_WR_VAL_5_REG_RESVAL   0x0u

Definition at line 369 of file dma_regs.h.

◆ DMA_INTR_SRC_WR_VAL_6_REG_OFFSET

#define DMA_INTR_SRC_WR_VAL_6_REG_OFFSET   0x13c

Definition at line 372 of file dma_regs.h.

◆ DMA_INTR_SRC_WR_VAL_6_REG_RESVAL

#define DMA_INTR_SRC_WR_VAL_6_REG_RESVAL   0x0u

Definition at line 373 of file dma_regs.h.

◆ DMA_INTR_SRC_WR_VAL_7_REG_OFFSET

#define DMA_INTR_SRC_WR_VAL_7_REG_OFFSET   0x140

Definition at line 376 of file dma_regs.h.

◆ DMA_INTR_SRC_WR_VAL_7_REG_RESVAL

#define DMA_INTR_SRC_WR_VAL_7_REG_RESVAL   0x0u

Definition at line 377 of file dma_regs.h.

◆ DMA_INTR_SRC_WR_VAL_8_REG_OFFSET

#define DMA_INTR_SRC_WR_VAL_8_REG_OFFSET   0x144

Definition at line 380 of file dma_regs.h.

◆ DMA_INTR_SRC_WR_VAL_8_REG_RESVAL

#define DMA_INTR_SRC_WR_VAL_8_REG_RESVAL   0x0u

Definition at line 381 of file dma_regs.h.

◆ DMA_INTR_SRC_WR_VAL_9_REG_OFFSET

#define DMA_INTR_SRC_WR_VAL_9_REG_OFFSET   0x148

Definition at line 384 of file dma_regs.h.

◆ DMA_INTR_SRC_WR_VAL_9_REG_RESVAL

#define DMA_INTR_SRC_WR_VAL_9_REG_RESVAL   0x0u

Definition at line 385 of file dma_regs.h.

◆ DMA_INTR_SRC_WR_VAL_MULTIREG_COUNT

#define DMA_INTR_SRC_WR_VAL_MULTIREG_COUNT   11

Definition at line 345 of file dma_regs.h.

◆ DMA_INTR_SRC_WR_VAL_WR_VAL_FIELD_WIDTH

#define DMA_INTR_SRC_WR_VAL_WR_VAL_FIELD_WIDTH   32

Definition at line 344 of file dma_regs.h.

◆ DMA_INTR_STATE_DMA_CHUNK_DONE_BIT

#define DMA_INTR_STATE_DMA_CHUNK_DONE_BIT   1

Definition at line 37 of file dma_regs.h.

◆ DMA_INTR_STATE_DMA_DONE_BIT

#define DMA_INTR_STATE_DMA_DONE_BIT   0

Definition at line 36 of file dma_regs.h.

◆ DMA_INTR_STATE_DMA_ERROR_BIT

#define DMA_INTR_STATE_DMA_ERROR_BIT   2

Definition at line 38 of file dma_regs.h.

◆ DMA_INTR_STATE_REG_OFFSET

#define DMA_INTR_STATE_REG_OFFSET   0x0

Definition at line 34 of file dma_regs.h.

◆ DMA_INTR_STATE_REG_RESVAL

#define DMA_INTR_STATE_REG_RESVAL   0x0u

Definition at line 35 of file dma_regs.h.

◆ DMA_INTR_TEST_DMA_CHUNK_DONE_BIT

#define DMA_INTR_TEST_DMA_CHUNK_DONE_BIT   1

Definition at line 51 of file dma_regs.h.

◆ DMA_INTR_TEST_DMA_DONE_BIT

#define DMA_INTR_TEST_DMA_DONE_BIT   0

Definition at line 50 of file dma_regs.h.

◆ DMA_INTR_TEST_DMA_ERROR_BIT

#define DMA_INTR_TEST_DMA_ERROR_BIT   2

Definition at line 52 of file dma_regs.h.

◆ DMA_INTR_TEST_REG_OFFSET

#define DMA_INTR_TEST_REG_OFFSET   0x8

Definition at line 48 of file dma_regs.h.

◆ DMA_INTR_TEST_REG_RESVAL

#define DMA_INTR_TEST_REG_RESVAL   0x0u

Definition at line 49 of file dma_regs.h.

◆ DMA_PARAM_NUM_ALERTS

#define DMA_PARAM_NUM_ALERTS   1

Definition at line 23 of file dma_regs.h.

◆ DMA_PARAM_NUM_INT_CLEAR_SOURCES

#define DMA_PARAM_NUM_INT_CLEAR_SOURCES   11

Definition at line 20 of file dma_regs.h.

◆ DMA_PARAM_REG_WIDTH

#define DMA_PARAM_REG_WIDTH   32

Definition at line 26 of file dma_regs.h.

◆ DMA_RANGE_REGWEN_REG_OFFSET

#define DMA_RANGE_REGWEN_REG_OFFSET   0x30

Definition at line 115 of file dma_regs.h.

◆ DMA_RANGE_REGWEN_REG_RESVAL

#define DMA_RANGE_REGWEN_REG_RESVAL   0x6u

Definition at line 116 of file dma_regs.h.

◆ DMA_RANGE_REGWEN_REGWEN_FIELD

#define DMA_RANGE_REGWEN_REGWEN_FIELD    ((bitfield_field32_t) { .mask = DMA_RANGE_REGWEN_REGWEN_MASK, .index = DMA_RANGE_REGWEN_REGWEN_OFFSET })

Definition at line 119 of file dma_regs.h.

◆ DMA_RANGE_REGWEN_REGWEN_MASK

#define DMA_RANGE_REGWEN_REGWEN_MASK   0xfu

Definition at line 117 of file dma_regs.h.

◆ DMA_RANGE_REGWEN_REGWEN_OFFSET

#define DMA_RANGE_REGWEN_REGWEN_OFFSET   0

Definition at line 118 of file dma_regs.h.

◆ DMA_RANGE_VALID_RANGE_VALID_BIT

#define DMA_RANGE_VALID_RANGE_VALID_BIT   0

Definition at line 112 of file dma_regs.h.

◆ DMA_RANGE_VALID_REG_OFFSET

#define DMA_RANGE_VALID_REG_OFFSET   0x2c

Definition at line 110 of file dma_regs.h.

◆ DMA_RANGE_VALID_REG_RESVAL

#define DMA_RANGE_VALID_REG_RESVAL   0x0u

Definition at line 111 of file dma_regs.h.

◆ DMA_SHA2_DIGEST_0_REG_OFFSET

#define DMA_SHA2_DIGEST_0_REG_OFFSET   0x58

Definition at line 207 of file dma_regs.h.

◆ DMA_SHA2_DIGEST_0_REG_RESVAL

#define DMA_SHA2_DIGEST_0_REG_RESVAL   0x0u

Definition at line 208 of file dma_regs.h.

◆ DMA_SHA2_DIGEST_10_REG_OFFSET

#define DMA_SHA2_DIGEST_10_REG_OFFSET   0x80

Definition at line 247 of file dma_regs.h.

◆ DMA_SHA2_DIGEST_10_REG_RESVAL

#define DMA_SHA2_DIGEST_10_REG_RESVAL   0x0u

Definition at line 248 of file dma_regs.h.

◆ DMA_SHA2_DIGEST_11_REG_OFFSET

#define DMA_SHA2_DIGEST_11_REG_OFFSET   0x84

Definition at line 251 of file dma_regs.h.

◆ DMA_SHA2_DIGEST_11_REG_RESVAL

#define DMA_SHA2_DIGEST_11_REG_RESVAL   0x0u

Definition at line 252 of file dma_regs.h.

◆ DMA_SHA2_DIGEST_12_REG_OFFSET

#define DMA_SHA2_DIGEST_12_REG_OFFSET   0x88

Definition at line 255 of file dma_regs.h.

◆ DMA_SHA2_DIGEST_12_REG_RESVAL

#define DMA_SHA2_DIGEST_12_REG_RESVAL   0x0u

Definition at line 256 of file dma_regs.h.

◆ DMA_SHA2_DIGEST_13_REG_OFFSET

#define DMA_SHA2_DIGEST_13_REG_OFFSET   0x8c

Definition at line 259 of file dma_regs.h.

◆ DMA_SHA2_DIGEST_13_REG_RESVAL

#define DMA_SHA2_DIGEST_13_REG_RESVAL   0x0u

Definition at line 260 of file dma_regs.h.

◆ DMA_SHA2_DIGEST_14_REG_OFFSET

#define DMA_SHA2_DIGEST_14_REG_OFFSET   0x90

Definition at line 263 of file dma_regs.h.

◆ DMA_SHA2_DIGEST_14_REG_RESVAL

#define DMA_SHA2_DIGEST_14_REG_RESVAL   0x0u

Definition at line 264 of file dma_regs.h.

◆ DMA_SHA2_DIGEST_15_REG_OFFSET

#define DMA_SHA2_DIGEST_15_REG_OFFSET   0x94

Definition at line 267 of file dma_regs.h.

◆ DMA_SHA2_DIGEST_15_REG_RESVAL

#define DMA_SHA2_DIGEST_15_REG_RESVAL   0x0u

Definition at line 268 of file dma_regs.h.

◆ DMA_SHA2_DIGEST_1_REG_OFFSET

#define DMA_SHA2_DIGEST_1_REG_OFFSET   0x5c

Definition at line 211 of file dma_regs.h.

◆ DMA_SHA2_DIGEST_1_REG_RESVAL

#define DMA_SHA2_DIGEST_1_REG_RESVAL   0x0u

Definition at line 212 of file dma_regs.h.

◆ DMA_SHA2_DIGEST_2_REG_OFFSET

#define DMA_SHA2_DIGEST_2_REG_OFFSET   0x60

Definition at line 215 of file dma_regs.h.

◆ DMA_SHA2_DIGEST_2_REG_RESVAL

#define DMA_SHA2_DIGEST_2_REG_RESVAL   0x0u

Definition at line 216 of file dma_regs.h.

◆ DMA_SHA2_DIGEST_3_REG_OFFSET

#define DMA_SHA2_DIGEST_3_REG_OFFSET   0x64

Definition at line 219 of file dma_regs.h.

◆ DMA_SHA2_DIGEST_3_REG_RESVAL

#define DMA_SHA2_DIGEST_3_REG_RESVAL   0x0u

Definition at line 220 of file dma_regs.h.

◆ DMA_SHA2_DIGEST_4_REG_OFFSET

#define DMA_SHA2_DIGEST_4_REG_OFFSET   0x68

Definition at line 223 of file dma_regs.h.

◆ DMA_SHA2_DIGEST_4_REG_RESVAL

#define DMA_SHA2_DIGEST_4_REG_RESVAL   0x0u

Definition at line 224 of file dma_regs.h.

◆ DMA_SHA2_DIGEST_5_REG_OFFSET

#define DMA_SHA2_DIGEST_5_REG_OFFSET   0x6c

Definition at line 227 of file dma_regs.h.

◆ DMA_SHA2_DIGEST_5_REG_RESVAL

#define DMA_SHA2_DIGEST_5_REG_RESVAL   0x0u

Definition at line 228 of file dma_regs.h.

◆ DMA_SHA2_DIGEST_6_REG_OFFSET

#define DMA_SHA2_DIGEST_6_REG_OFFSET   0x70

Definition at line 231 of file dma_regs.h.

◆ DMA_SHA2_DIGEST_6_REG_RESVAL

#define DMA_SHA2_DIGEST_6_REG_RESVAL   0x0u

Definition at line 232 of file dma_regs.h.

◆ DMA_SHA2_DIGEST_7_REG_OFFSET

#define DMA_SHA2_DIGEST_7_REG_OFFSET   0x74

Definition at line 235 of file dma_regs.h.

◆ DMA_SHA2_DIGEST_7_REG_RESVAL

#define DMA_SHA2_DIGEST_7_REG_RESVAL   0x0u

Definition at line 236 of file dma_regs.h.

◆ DMA_SHA2_DIGEST_8_REG_OFFSET

#define DMA_SHA2_DIGEST_8_REG_OFFSET   0x78

Definition at line 239 of file dma_regs.h.

◆ DMA_SHA2_DIGEST_8_REG_RESVAL

#define DMA_SHA2_DIGEST_8_REG_RESVAL   0x0u

Definition at line 240 of file dma_regs.h.

◆ DMA_SHA2_DIGEST_9_REG_OFFSET

#define DMA_SHA2_DIGEST_9_REG_OFFSET   0x7c

Definition at line 243 of file dma_regs.h.

◆ DMA_SHA2_DIGEST_9_REG_RESVAL

#define DMA_SHA2_DIGEST_9_REG_RESVAL   0x0u

Definition at line 244 of file dma_regs.h.

◆ DMA_SHA2_DIGEST_DATA_FIELD_WIDTH

#define DMA_SHA2_DIGEST_DATA_FIELD_WIDTH   32

Definition at line 203 of file dma_regs.h.

◆ DMA_SHA2_DIGEST_MULTIREG_COUNT

#define DMA_SHA2_DIGEST_MULTIREG_COUNT   16

Definition at line 204 of file dma_regs.h.

◆ DMA_SRC_ADDR_HI_REG_OFFSET

#define DMA_SRC_ADDR_HI_REG_OFFSET   0x14

Definition at line 66 of file dma_regs.h.

◆ DMA_SRC_ADDR_HI_REG_RESVAL

#define DMA_SRC_ADDR_HI_REG_RESVAL   0x0u

Definition at line 67 of file dma_regs.h.

◆ DMA_SRC_ADDR_LO_REG_OFFSET

#define DMA_SRC_ADDR_LO_REG_OFFSET   0x10

Definition at line 62 of file dma_regs.h.

◆ DMA_SRC_ADDR_LO_REG_RESVAL

#define DMA_SRC_ADDR_LO_REG_RESVAL   0x0u

Definition at line 63 of file dma_regs.h.

◆ DMA_SRC_CONFIG_INCREMENT_BIT

#define DMA_SRC_CONFIG_INCREMENT_BIT   0

Definition at line 171 of file dma_regs.h.

◆ DMA_SRC_CONFIG_REG_OFFSET

#define DMA_SRC_CONFIG_REG_OFFSET   0x48

Definition at line 169 of file dma_regs.h.

◆ DMA_SRC_CONFIG_REG_RESVAL

#define DMA_SRC_CONFIG_REG_RESVAL   0x0u

Definition at line 170 of file dma_regs.h.

◆ DMA_SRC_CONFIG_WRAP_BIT

#define DMA_SRC_CONFIG_WRAP_BIT   1

Definition at line 172 of file dma_regs.h.

◆ DMA_STATUS_ABORTED_BIT

#define DMA_STATUS_ABORTED_BIT   2

Definition at line 185 of file dma_regs.h.

◆ DMA_STATUS_BUSY_BIT

#define DMA_STATUS_BUSY_BIT   0

Definition at line 183 of file dma_regs.h.

◆ DMA_STATUS_CHUNK_DONE_BIT

#define DMA_STATUS_CHUNK_DONE_BIT   5

Definition at line 188 of file dma_regs.h.

◆ DMA_STATUS_DONE_BIT

#define DMA_STATUS_DONE_BIT   1

Definition at line 184 of file dma_regs.h.

◆ DMA_STATUS_ERROR_BIT

#define DMA_STATUS_ERROR_BIT   3

Definition at line 186 of file dma_regs.h.

◆ DMA_STATUS_REG_OFFSET

#define DMA_STATUS_REG_OFFSET   0x50

Definition at line 181 of file dma_regs.h.

◆ DMA_STATUS_REG_RESVAL

#define DMA_STATUS_REG_RESVAL   0x0u

Definition at line 182 of file dma_regs.h.

◆ DMA_STATUS_SHA2_DIGEST_VALID_BIT

#define DMA_STATUS_SHA2_DIGEST_VALID_BIT   4

Definition at line 187 of file dma_regs.h.

◆ DMA_TOTAL_DATA_SIZE_REG_OFFSET

#define DMA_TOTAL_DATA_SIZE_REG_OFFSET   0x38

Definition at line 132 of file dma_regs.h.

◆ DMA_TOTAL_DATA_SIZE_REG_RESVAL

#define DMA_TOTAL_DATA_SIZE_REG_RESVAL   0x0u

Definition at line 133 of file dma_regs.h.

◆ DMA_TRANSFER_WIDTH_REG_OFFSET

#define DMA_TRANSFER_WIDTH_REG_OFFSET   0x40

Definition at line 141 of file dma_regs.h.

◆ DMA_TRANSFER_WIDTH_REG_RESVAL

#define DMA_TRANSFER_WIDTH_REG_RESVAL   0x2u

Definition at line 142 of file dma_regs.h.

◆ DMA_TRANSFER_WIDTH_TRANSACTION_WIDTH_FIELD

#define DMA_TRANSFER_WIDTH_TRANSACTION_WIDTH_FIELD    ((bitfield_field32_t) { .mask = DMA_TRANSFER_WIDTH_TRANSACTION_WIDTH_MASK, .index = DMA_TRANSFER_WIDTH_TRANSACTION_WIDTH_OFFSET })

Definition at line 145 of file dma_regs.h.

◆ DMA_TRANSFER_WIDTH_TRANSACTION_WIDTH_MASK

#define DMA_TRANSFER_WIDTH_TRANSACTION_WIDTH_MASK   0x3u

Definition at line 143 of file dma_regs.h.

◆ DMA_TRANSFER_WIDTH_TRANSACTION_WIDTH_OFFSET

#define DMA_TRANSFER_WIDTH_TRANSACTION_WIDTH_OFFSET   0

Definition at line 144 of file dma_regs.h.

◆ DMA_TRANSFER_WIDTH_TRANSACTION_WIDTH_VALUE_FOUR_BYTE

#define DMA_TRANSFER_WIDTH_TRANSACTION_WIDTH_VALUE_FOUR_BYTE   0x2

Definition at line 149 of file dma_regs.h.

◆ DMA_TRANSFER_WIDTH_TRANSACTION_WIDTH_VALUE_ONE_BYTE

#define DMA_TRANSFER_WIDTH_TRANSACTION_WIDTH_VALUE_ONE_BYTE   0x0

Definition at line 147 of file dma_regs.h.

◆ DMA_TRANSFER_WIDTH_TRANSACTION_WIDTH_VALUE_TWO_BYTE

#define DMA_TRANSFER_WIDTH_TRANSACTION_WIDTH_VALUE_TWO_BYTE   0x1

Definition at line 148 of file dma_regs.h.